enable_wam 37 src/dps8/doAppendCycleABSA.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleAPUDataRMW.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleAPUDataRead.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleAPUDataStore.h if (cpu.tweaks.enable_wam) { enable_wam 120 src/dps8/doAppendCycleIndirectWordFetch.h if (cpu.tweaks.enable_wam) { enable_wam 177 src/dps8/doAppendCycleInstructionFetch.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleOperandRMW.h if (cpu.tweaks.enable_wam) { enable_wam 181 src/dps8/doAppendCycleOperandRead.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleOperandStore.h if (cpu.tweaks.enable_wam) { enable_wam 35 src/dps8/doAppendCycleRTCDOperandFetch.h if (cpu.tweaks.enable_wam) { enable_wam 174 src/dps8/dps8_append.c if (cpu.tweaks.enable_wam) enable_wam 341 src/dps8/dps8_append.c if ((! cpu.tweaks.enable_wam || ! cpu.cu.SD_ON)) { enable_wam 598 src/dps8/dps8_append.c if (nomatch || (! cpu.tweaks.enable_wam) || (! cpu.cu.SD_ON)) enable_wam 683 src/dps8/dps8_append.c if ((! cpu.tweaks.enable_wam) || (! cpu.cu.PT_ON)) enable_wam 833 src/dps8/dps8_append.c if (nomatch || (! cpu.tweaks.enable_wam) || (! cpu.cu.PT_ON)) enable_wam 1223 src/dps8/dps8_append.c if (cpu.tweaks.enable_wam) enable_wam 222 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].tweaks.enable_wam); enable_wam 585 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].tweaks.enable_wam = (uint) v; enable_wam 634 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].tweaks.enable_wam = true; enable_wam 745 src/dps8/dps8_cpu.h uint enable_wam; // If zero, the simulated cache is ignored and always returns "miss"; turning it on incurs a large performance hit. enable_wam 7627 src/dps8/dps8_ins.c if (cpu.tweaks.enable_wam) enable_wam 7673 src/dps8/dps8_ins.c if (cpu.tweaks.enable_wam)