port_num 576 src/dps8/dps8_cable.c uint ctlr_unit_idx, uint port_num, port_num 635 src/dps8/dps8_cable.c p->port_num = port_num; port_num 1573 src/dps8/dps8_cable.c u, c, p->ctlr_unit_idx, p->port_num, ctlr_type_strs[p->ctlr_type], port_num 150 src/dps8/dps8_cable.h uint port_num; // port# port_num 472 src/dps8/dps8_cpu.c static int port_num = 0; port_num 524 src/dps8/dps8_cpu.c port_num = (int) v; port_num 527 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].switches.assignment [port_num] = (uint) v; port_num 529 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].switches.interlace [port_num] = (uint) v; port_num 531 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].switches.enable [port_num] = (uint) v; port_num 533 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].switches.init_enable [port_num] = (uint) v; port_num 560 src/dps8/dps8_cpu.c cpus[cpu_unit_idx].switches.store_size [port_num] = (uint) v; port_num 851 src/dps8/dps8_cpu.c for (uint port_num = 0; port_num < N_DPS8M_CPU_PORTS; port_num ++) { port_num 852 src/dps8/dps8_cpu.c cpun->switches.assignment[port_num] = port_num; port_num 853 src/dps8/dps8_cpu.c cpun->switches.interlace[port_num] = 0; port_num 854 src/dps8/dps8_cpu.c cpun->switches.store_size[port_num] = 2; port_num 855 src/dps8/dps8_cpu.c cpun->switches.enable[port_num] = 1; port_num 856 src/dps8/dps8_cpu.c cpun->switches.init_enable[port_num] = 1; port_num 858 src/dps8/dps8_cpu.c for (uint port_num = N_DPS8M_CPU_PORTS; port_num < N_L68_CPU_PORTS; port_num ++) { port_num 859 src/dps8/dps8_cpu.c cpun->switches.assignment[port_num] = 0; port_num 860 src/dps8/dps8_cpu.c cpun->switches.interlace[port_num] = 0; port_num 861 src/dps8/dps8_cpu.c cpun->switches.store_size[port_num] = 0; port_num 862 src/dps8/dps8_cpu.c cpun->switches.enable[port_num] = 0; port_num 863 src/dps8/dps8_cpu.c cpun->switches.init_enable[port_num] = 0; port_num 876 src/dps8/dps8_cpu.c for (uint port_num = 0; port_num < N_DPS8M_CPU_PORTS; port_num ++) { port_num 877 src/dps8/dps8_cpu.c cpun->switches.assignment[port_num] = port_num; port_num 878 src/dps8/dps8_cpu.c cpun->switches.interlace[port_num] = 0; port_num 879 src/dps8/dps8_cpu.c cpun->switches.store_size[port_num] = 7; port_num 880 src/dps8/dps8_cpu.c cpun->switches.enable[port_num] = 1; port_num 881 src/dps8/dps8_cpu.c cpun->switches.init_enable[port_num] = 1; port_num 883 src/dps8/dps8_cpu.c for (uint port_num = N_DPS8M_CPU_PORTS; port_num < N_L68_CPU_PORTS; port_num ++) { port_num 884 src/dps8/dps8_cpu.c cpun->switches.assignment[port_num] = 0; port_num 885 src/dps8/dps8_cpu.c cpun->switches.interlace[port_num] = 0; port_num 886 src/dps8/dps8_cpu.c cpun->switches.store_size[port_num] = 0; port_num 887 src/dps8/dps8_cpu.c cpun->switches.enable[port_num] = 0; port_num 888 src/dps8/dps8_cpu.c cpun->switches.init_enable[port_num] = 0; port_num 1317 src/dps8/dps8_cpu.c for (int port_num = 0; port_num < (cpu.tweaks.l68_mode ? N_L68_CPU_PORTS : N_DPS8M_CPU_PORTS); port_num ++) port_num 1320 src/dps8/dps8_cpu.c if (! cpu.switches.enable [port_num]) port_num 1326 src/dps8/dps8_cpu.c if (! cables->cpu_to_scu[current_running_cpu_idx][port_num].in_use) port_num 1332 src/dps8/dps8_cpu.c uint store_size = cpu.switches.store_size [port_num]; port_num 1362 src/dps8/dps8_cpu.c uint base_addr_wds = sz_wds * cpu.switches.assignment[port_num]; port_num 1366 src/dps8/dps8_cpu.c cpu.sc_num_banks[port_num] = num_banks; port_num 1382 src/dps8/dps8_cpu.c addr_bks, addr_bks, cpu.sc_addr_map [addr_bks], port_num); port_num 1387 src/dps8/dps8_cpu.c cpu.sc_addr_map[addr_bks] = (int)((int)port_num * (int)ZONE_SZ + (int)pg * (int)SCBANK_SZ); port_num 1388 src/dps8/dps8_cpu.c cpu.sc_scu_map[addr_bks] = port_num; port_num 1395 src/dps8/dps8_cpu.c port_num, addr_bks, addr_bks, N_SCBANKS, N_SCBANKS); port_num 1126 src/dps8/dps8_iom.c static uint port_num = 0; port_num 1211 src/dps8/dps8_iom.c port_num = (uint) v; port_num 1217 src/dps8/dps8_iom.c p -> configSwPortAddress[port_num] = (uint) v; port_num 1223 src/dps8/dps8_iom.c p -> configSwPortInterface[port_num] = (uint) v; port_num 1229 src/dps8/dps8_iom.c p -> configSwPortEnable[port_num] = (uint) v; port_num 1235 src/dps8/dps8_iom.c p -> configSwPortSysinitEnable[port_num] = (uint) v; port_num 1241 src/dps8/dps8_iom.c p -> configSwPortHalfsize[port_num] = (uint) v; port_num 1247 src/dps8/dps8_iom.c p -> configSwPortStoresize[port_num] = (uint) v; port_num 1553 src/dps8/dps8_iom.c for (int port_num = 0; port_num < N_SCU_PORTS; port_num ++) port_num 1555 src/dps8/dps8_iom.c if (! cables->iom_to_scu[iom_unit_idx][port_num].in_use) port_num 1557 src/dps8/dps8_iom.c uint scu_unit_idx = cables->iom_to_scu[iom_unit_idx][port_num].scu_unit_idx; port_num 1138 src/dps8/dps8_scu.c for (uint port_num = 0; port_num < N_SCU_PORTS; port_num ++) port_num 1140 src/dps8/dps8_scu.c struct ports * portp = & scu [scu_unit_idx].ports [port_num]; port_num 1734 src/dps8/dps8_scu.c uint port_num = (addr >> 6) & 07; port_num 1737 src/dps8/dps8_scu.c port_num, rega, regq); port_num 1748 src/dps8/dps8_scu.c if (scu [scu_unit_idx ].mask_assignment [p] == port_num) port_num 1761 src/dps8/dps8_scu.c __func__, port_num); port_num 1773 src/dps8/dps8_scu.c __func__, port_num); port_num 1795 src/dps8/dps8_scu.c scu_unit_idx, port_num, mask_num, port_num 2049 src/dps8/dps8_scu.c uint port_num = (addr >> 6) & MASK3; port_num 2055 src/dps8/dps8_scu.c if (up -> mask_assignment [0] == port_num) port_num 2059 src/dps8/dps8_scu.c else if (up -> mask_assignment [1] == port_num) port_num 2084 src/dps8/dps8_scu.c scu_unit_idx, port_num, up -> mask_assignment [0],